## **EEE 2243**

# **Digital System Design**

## TEST 1

1. a) Write the Verilog code for the following Boolean function WITHOUT minimization using Boolean expression approach:  $f = \sum m(1,3,4,5,10,12,13)$  (CO1) [10 marks]

```
00012
             0011_{2}
             0100_{2}
             0101_{2}
             1010_{2}
    \overrightarrow{\Box}
             1100_{2}
    \overrightarrow{\Box}
             1101_{2}
module FuncQla(a, b, c, d, f1);
input a, b, c, d;
output f1;
assign f1 =
                     (~a & ~b & ~c &
                               b &
                              b & ~c & d)
endmodule
Simulation:
```



b) Draw the FSM diagram for a 4-bit mod 5 counter starting at 4 and decrement by 3. Then write the Verilog code for it.

(CO1) [15 marks]





2. Figure Q2 shows the output waveform of 4-bit Johnson and ring counters. Write the Verilog code for them using BOOLEAN expression and BEHAVIORAL approach. (Four code to be written.) [Hint: Draw the logic circuit / diagram first.]

(CO1) [20 marks]



Figure Q2



#### Simulation:



```
Behavioral:
module JohnsonBehavioral(clk, state);
input clk;
output [3:0] state;
reg [3:0] state;
initial state <= 0;</pre>
always@(posedge clk)
begin
   case (state)
   4'b0000: state <= 4'b1000;
   4'b1000: state <= 4'b1100;
   4'b1100: state <= 4'b1110;
   4'b1110: state <= 4'b1111;
   4'b1111: state <= 4'b0111;
   4'b0111: state <= 4'b0011;
   4'b0011: state <= 4'b0001;
   4'b0001: state <= 4'b0000;
   endcase
end
endmodule
Simulation:
```







```
Behavioral:
module RingBehavioral(clk, state);
input clk;
output [3:0] state;
reg [3:0] state;
initial state <= 4'b1000;</pre>
always@(posedge clk)
begin
   case (state)
   4'b1000: state <= 4'b0100;
   4'b0100: state <= 4'b0010;
   4'b0010: state <= 4'b0001;
   4'b0001: state <= 4'b1000;
   endcase
end
endmodule
Simulation:
```



3. a) Write the Verilog code for a 2-to-4 decoder WITHOUT any enable input. (CO1) [5 marks]

```
module Decoder_2_4(Lin, Lout);
input [1:0] Lin;
output [3:0] Lout;
assign Lout[0] = ~Lin[1] & ~Lin[0];
assign Lout[1] = ~Lin[1] & Lin[0];
assign Lout[2] = Lin[1] & ~Lin[0];
assign Lout[3] = Lin[1] & Lin[0];
endmodule
Simulation:
```



#### RTL View:



b) Re-use the code in (a) to write a code for 3-to-8 decoder with or without additional components. [Hint: You need to figure out how to put all outputs of one of the decoders to all 0-s when it is not selected.]

(CO1) [15 marks]

```
module Decoder_3_8(Lin, Lout);
input [2:0] Lin;
output [7:0] Lout;
wire [7:0] w;
Decoder_2_4 LSB(.Lin({Lin[1], Lin[0]}),
               .Lout(\{w[3], w[2], w[1], w[0]\}));
assign Lout[0] = w[0] & ~Lin[2];
assign Lout[1] = w[1] & ~Lin[2];
assign Lout[2] = w[2] & \sim Lin[2];
assign Lout[3] = w[3] & \sim Lin[2];
assign Lout[4] = w[4] &
                      Lin[2];
assign Lout[5] = w[5] &
                      Lin[2];
assign Lout[6] = w[6] &
                      Lin[2];
assign Lout[7] = w[7] \& Lin[2];
endmodule
```

#### Simulation: ∃ Lin -Lin[2] Lin[1] -Lin[0] 01000000 **■** Lout 00000100 00001000 00010000 \ 00100000 -Lout[7] -Lout[6] -Lout[5] -Lout[4] -Lout[3] -Lout[2] -Lout[1] -Lout[0]

### RTL View:



4. a) Explain the steps you use to perform bit-by-bit magnitude comparison. (CO2) [10 marks]

# Algorithm to compare A and B starting at MSB:

- If the bit are the same repeat to compare next LSB
- Else if bit A is 1 and bit B is 0 then stop by giving condition A > B
- Else if bit A is 0 and bit B is 1 then stop by giving condition A < B
- b) Figure 4(b) shows a block diagram of a single stage of a bit-by-bit magnitude comparator. Explain (with drawing) how you construct a 4-bit magnitude comparator out of it.

(CO2) [10 marks]



Figure Q4(b)

4 bit comparator is constructed by cascading the 1 bit comparators lt\_out to lt\_in, gt\_out to gt\_in and eq\_out to eq\_in from MSB to LSB. The inputs at MSB is set as: lt\_in = 0, gt\_in = 0 and eq\_out = 1. This way the comparison can propogate to the next bit. The outputs at LSB is the output of the 4 bit comparator.



c) Based on the information you have or gave in (a) and (b), write the Verilog code for the 1-bit magnitude comparator in BEHAVIORAL mode.

(CO1) [15 marks]

```
module Comp(lt_in, gt_in, eq_in,
             lt_out, gt_out, eq_out,
             a, b);
input lt_in, gt_in, eq_in, a, b;
output lt_out, gt_out, eq_out;
reg lt_out, gt_out, eq_out;
always@(*)
begin
   if (lt_in)
   begin
      lt_out <= 1;</pre>
      gt_out <= 0;
      eq_out <= 0;
   end
   else if (gt_in)
   begin
      lt_out <= 0;</pre>
      gt_out <= 1;
      eq_out <= 0;
   end
   else if (eq_in)
   begin
      if (a == b)
      begin
         lt_out <= 0;</pre>
         gt_out <= 0;
         eq_out <= 1;
```

